Beckhoff EtherCAT IP Core for Xilinx FPGAs v3.00k Manual do Utilizador Página 124

  • Descarregar
  • Adicionar aos meus manuais
  • Imprimir
  • Página
    / 144
  • Índice
  • MARCADORES
  • Avaliado. / 5. Com base em avaliações de clientes
Vista de página 123
PDI Description
III-112 Slave Controller IP Core for Xilinx FPGAs
10.3.8 Connection with 8 bit µControllers
If the ESC is connected to 8 bit µControllers, the BHE signal as well as the DATA[15:8] signals are not
used.
CS CS
ADR[15:0]
RD
BUSY
WR
ADR[15:0]
RD
BUSY
DATA[15:8] (unused)
WR
8 bit µController, async
EtherCAT device
IRQ IRQ
BHE (unused)
General purpose input EEPROM_Loaded
optional
DATA[7:0] DATA[7:0]
Figure 52: Connection with 8 bit µControllers (BHE and DATA[15:8] should not be left open)
Vista de página 123
1 2 ... 119 120 121 122 123 124 125 126 127 128 129 ... 143 144

Comentários a estes Manuais

Sem comentários